The Ethernet 25G PCS IIP Core is full-featured, easy-to-use, synthesizable design that is easily integrated into any SoC or FPGA development. The Ethernet 25G PCS IIP can be implemented in any technology.
The Ethernet 25G PCS IIP core supports Ethernet protocol standard of IEEE 802.3.2018 specification. It can also supports a variety of host bus interfaces for easy adoption into any design architecture - AHB, AHB-Lite, APB, AXI, AXI-Lite, Tilelink, OCP, VCI, Avalon, PLB, Wishbone or custom buses .
The Ethernet 25G PCS IIP is delivered in Verilog RTL that can be implemented in an ASIC or FPGA. The Ethernet 25G PCS IIP is validated using FPGA. The core includes RTL code, test scripts and a test environment for complete simulation.