JESD204C Transmitter

The JESD204C Transmitter IIP Core is full-featured, easy-to-use, synthesizable design that is easily integrated into any SoC or FPGA development. The JESD204C Transmitter IIP can be implemented in any technology.

The JESD204C Transmitter IIP core supports the JESD204A, JESD204B.01 and JESD204C standard. It can also support a variety of host bus interfaces for easy adoption into  any  design  architecture  -  AHB,AHB-Lite,APB,AXI,AXI-Lite,Tilelink,OCP,VCI,Avalon,PLB, Wishbone or custom buses.

The JESD204C Transmitter IIP is delivered in Verilog RTL that can be implemented in an ASIC or FPGA. The JESD204C Transmitter IIP is validated in using FPGA. The core includes RTL code, test scripts and a test environment for complete simulation.